• Top
    • Documentation
    • Books
    • Boolean-reasoning
    • Projects
    • Debugging
    • Std
    • Proof-automation
    • Macro-libraries
    • ACL2
    • Interfacing-tools
    • Hardware-verification
      • Gl
      • Esim
      • Vl2014
      • Sv
        • Svex-stvs
        • Svex-decomposition-methodology
        • Sv-versus-esim
        • Svex-decomp
        • Svex-compose-dfs
        • Svex-compilation
        • Moddb
        • Svmods
        • Svstmt
        • Sv-tutorial
        • Expressions
          • Rewriting
          • Svex
          • Bit-blasting
          • Functions
            • 4vec-operations
              • 4vec-bit?
              • 4vec-part-install
              • 4vec-concat
              • 4vec-?
              • 4vec-rsh
              • 4vec-bit?!
              • 4vec-===*
              • 4vec-reduction-and
              • 4vec-bit-extract
              • 4vec-rev-blocks
              • 4vec-lsh
              • 4vec-resor
              • 4vec-resand
              • 4vec-parity
              • 4vec-plus
              • 4vec-<
              • 4vec-minus
              • 4vec-res
              • 4vec-override
              • 4vec-bit-index
              • 4vec-?!
              • 4vec-zero-ext
              • 4vec-part-select
              • 4vec-===
              • 4vec-remainder
              • 4vec-reduction-or
                • 4vec-idx->4v
                • 4vec-==
                • 4vec-sign-ext
                • 4vec-quotient
                • 4vec-?*
                • 4vec-bitxor
                • 4vec-wildeq
                • 4vec-times
                • 4vec-bitmux
                • 4vec-symwildeq
                • 4vec-bitand
                • 4vec-wildeq-safe
                • 4vec-bitor
                • 4vec-shift-core
                • 4vec-pow
                • 4vec-onset
                • 4vec-offset
                • 4vec-xdet
                • 4vec-uminus
                • 4vec-clog2
                • 4vec-bitnot
                • 4vec-onehot
                • 4vec-countones
                • 4veclist-p-to-stringp
                • 4vec-p-to-stringp
                • 4vec-onehot0
                • 4vec-1mask
                • 4vec-p-to-stringp-aux
                • 4v->4vec-bit
                • 4v-to-characterp
                • Bool->vec
                • Unsigned-4vec-p
              • 3vec-operations
              • *svex-op-table*
            • 4vmask
            • Why-infinite-width
            • Svex-vars
            • Evaluation
            • Values
          • Symbolic-test-vector
          • Vl-to-svex
        • Fgl
        • Vwsim
        • Vl
        • X86isa
        • Svl
        • Rtl
      • Software-verification
      • Math
      • Testing-utilities
    • 4vec-operations

    4vec-reduction-or

    Reduction logical OR of a 4vec.

    Signature
    (4vec-reduction-or x) → or-x
    Arguments
    x — Guard (4vec-p x).
    Returns
    or-x — Type (3vec-p! or-x).

    ORs together all of the bits in a 4vec. Following the boolean-convention, we return:

    • False (all 0s) if all of the (infinite) bits are 0, i.e., if X is 0,
    • True (all 1s) if there is any bit that is 1, or
    • All Xes otherwise.

    When translating Verilog, the input vector may be either sign- or 0-extended without affecting the result.

    Definitions and Theorems

    Function: 4vec-reduction-or

    (defun 4vec-reduction-or (x)
      (declare (xargs :guard (4vec-p x)))
      (let ((__function__ '4vec-reduction-or))
        (declare (ignorable __function__))
        (3vec-reduction-or (3vec-fix x))))

    Theorem: 3vec-p!-of-4vec-reduction-or

    (defthm 3vec-p!-of-4vec-reduction-or
      (b* ((or-x (4vec-reduction-or x)))
        (3vec-p! or-x))
      :rule-classes :rewrite)

    Theorem: 4vec-reduction-or-recursive

    (defthm 4vec-reduction-or-recursive
     (equal
      (4vec-reduction-or x)
      (b*
       (((4vec x))
        ((when (and (or (zip x.upper) (eql x.upper -1))
                    (or (zip x.lower) (eql x.lower -1))))
         (3vec-fix x))
        (first (4vec-idx->4v 0 x))
        (or-rest
            (4vec-idx->4v 0
                          (4vec-reduction-or (4vec (logcdr x.upper)
                                                   (logcdr x.lower))))))
       (4v->4vec-bit (acl2::4v-or first or-rest))))
     :rule-classes
     ((:definition :install-body nil
                   :clique (4vec-reduction-or)
                   :controller-alist ((4vec-reduction-or t)))))

    Theorem: 4vec-reduction-or-of-3vec-fix-x

    (defthm 4vec-reduction-or-of-3vec-fix-x
      (equal (4vec-reduction-or (3vec-fix x))
             (4vec-reduction-or x)))

    Theorem: 4vec-reduction-or-3vec-equiv-congruence-on-x

    (defthm 4vec-reduction-or-3vec-equiv-congruence-on-x
      (implies (3vec-equiv x x-equiv)
               (equal (4vec-reduction-or x)
                      (4vec-reduction-or x-equiv)))
      :rule-classes :congruence)