### Memory Consistency Models

# **Outline**

- Need for memory consistency models
- Sequential consistency model
- Relaxed memory models
  - weak consistency model
  - release consistency model
- Conclusions

# Recall: uniprocessor execution

- Processors reorder operations to improve performance
- Constraint on reordering: must respect dependences
  - data dependences must be respected: in particular, loads/stores to a given memory address must be executed in program order
  - control dependences must be respected
- Reorderings can be performed either by compiler or processor

#### Permitted memory-op reorderings

- Stores to different memory locations can be performed out of program order
  - store v1, datastore b1, flagstore b1, flag $\leftarrow \rightarrow$ store v1, data
- Loads from different memory locations can be performed out of program order

| load flag, r1 |                   | load data,r2  |
|---------------|-------------------|---------------|
| load data, r2 | $\leftrightarrow$ | load flag, r1 |

• Load and store to different memory locations can be performed out of program order

## Example of hardware reordering



- Store buffer holds store operations that need to be sent to memory
- Loads are higher priority operations than stores since their results are needed to keep processor busy, so they bypass the store buffer
- Load address is checked against addresses in store buffer, so store buffer satisfies load if there is an address match
- Result: load can bypass stores to other addresses



- In single-threaded programs, reordering of instructions does not affect the output of the program
  - may improve performance but does not change the semantics
- In shared-memory programs, reordering of instructions executed by a thread may change the output of the program



Code: Initially A = Flag = 0

 P1
 P2

 A = 23; while (Flag != 1) {;}

 Flag = 1;
 ... = A;

Idea:

- P1 writes data into A and sets Flag to tell P2 that data value can be read from A.
- P2 waits till Flag is set and then reads data from A.

## Execution Sequence for (I)

| Code:                    |                       |
|--------------------------|-----------------------|
| Initially $A = Flag = 0$ |                       |
| P1                       | P2                    |
| A = 23;                  | while (Flag != 1) {;} |
| Flag = 1;                | = A;                  |
|                          | ·                     |

Possible execution sequence on each processor:



Problem: If the two writes on processor P1 can be reordered, it is possible for processor P2 to read 0 from variable A. Can happen on most modern processors.

### Example II

Code: (like Dekker's algorithm)Initially Flag1 = Flag2 = 0P1P2Flag1 = 1;Flag2 = 1;If (Flag2 == 0)If (Flag1 == 0)critical sectioncritical section

Possible execution sequence on each processor:P1P2Write Flag1, 1Write Flag2, 1Read Flag2 //get 0Read Flag1 //what do you get?

## Execution sequence for (II)



Most people would say that P2 will read 1 as the value of Flag1.

Since P1 reads 0 as the value of Flag2, P1's read of Flag2 must happen before P2 writes to Flag2. Intuitively, we would expect P1's write of Flag to happen before P2's read of Flag1.

However, this is true only if reads and writes on the same processor to different locations are not reordered by the compiler or the hardware. Unfortunately, this is very common on most processors (store-buffers with load-bypassing).

#### <u>Lessons</u>

- Uniprocessors can reorder instructions subject only to control and data dependence constraints
- These constraints are not sufficient in shared-memory context
  - simple parallel programs may produce counterintuitive results
- Question: what constraints must we put on uniprocessor instruction reordering so that
  - shared-memory programming is intuitive
  - but we do not lose uniprocessor performance?
- Many answers to this question
  - answer is called memory consistency model supported by the processor

## **Consistency models**

- Consistency models are not about memory operations from different processors.
- Consistency models are not about dependent memory operations in a single processor's instruction stream (these are respected even by processors that reorder instructions).
- Consistency models are all about ordering constraints on independent memory operations in a single processor's instruction stream that have some high-level dependence (such as flags guarding data) that should be respected to obtain intuitively reasonable results.

# Simplest Memory Consistency Model

- Sequential consistency (SC) [Lamport]
  - processor is not allowed to reorder reads and writes to global memory



# **Sequential Consistency**

- SC constrains all memory operations:
  - Write  $\rightarrow$  Read
  - Write  $\rightarrow$  Write
  - Read  $\rightarrow$  Read, Write
- Simple model for reasoning about parallel programs
  - You can verify that the examples considered earlier work correctly under sequential consistency.
- However, this simplicity comes at the cost of uniprocessor performance.
- Question: how do we reconcile sequential consistency model with the demands of performance?

## Relaxed consistency model: Weak consistency

- Programmer specifies regions within which global memory operations can be reordered
- Processor has fence instruction:
  - all data operations before fence in program order must complete before fence is executed
  - all data operations after fence in program order must wait for fence to complete
  - fences are performed in program order
- Implementation of fence:
  - processor has counter that is incremented when data op is issued, and decremented when data op is completed
- Example: PowerPC has SYNC instruction
- Language constructs:
  - OpenMP: flush
  - All synchronization operations like lock and unlock act like a fence

## Weak ordering picture



## Example (I) revisited

Code: Initially A = Flag = 0

P2 A = 23;flush; while (Flag != 1) {;} Flag = 1;.... = A;

Execution:

**P1** 

- P1 writes data into A
- Flush waits till write to A is completed
- P1 then writes data to Flag
- Therefore, if P2 sees Flag = 1, it is guaranteed that it will read the correct value of A even if memory operations in P1 before flush and memory operations after flush are reordered by the hardware or compiler.
- Question: does P2 need a flush between the two statements?

# Another relaxed model: release consistency

- Further relaxation of weak consistency
- Synchronization accesses are divided into
  - Acquires: operations like lock
  - Release: operations like unlock
- Semantics of acquire:
  - Acquire must complete before all following memory accesses
- Semantics of release:
  - all memory operations before release are complete
- However,
  - acquire does not wait for accesses preceding it
  - accesses after release in program order do not have to wait for release
    - operations which follow release and which need to wait must be protected by an acquire





Which operations can be overlapped?

#### **Implementations on Current**

#### **Processors**

|               | Loads Reordered After Loads? | Loads Reordered After Stores? | Stores Reordered After Stores? | Stores Reordered After Loads? | Atomic Instructions Reordered With Loads? | Atomic Instructions Reordered With Stores? | Dependent Loads Reordered? | Incoherent Instruction Cache/Pipeline? |
|---------------|------------------------------|-------------------------------|--------------------------------|-------------------------------|-------------------------------------------|--------------------------------------------|----------------------------|----------------------------------------|
| Alpha         | Y                            | Y                             | Υ                              | Y                             | Y                                         | Y                                          | Y                          | Y                                      |
| AMD64         | Y                            |                               |                                | Y                             |                                           |                                            |                            |                                        |
| IA64          | Y                            | Y                             | Y                              | Y                             | Y                                         | Y                                          |                            | Y                                      |
| (PA-RISC)     | Y                            | Y                             | Y                              | Y                             |                                           |                                            |                            |                                        |
| PA-RISC CPUs  |                              |                               |                                |                               |                                           |                                            |                            |                                        |
| POWER         | Y                            | Y                             | Y                              | Y                             | Y                                         | Y                                          |                            | Y                                      |
| SPARC RMO     | Y                            | Y                             | Y                              | Y                             | Y                                         | Y                                          |                            | Y                                      |
| (SPARC PSO)   |                              |                               | Y                              | Y                             |                                           | Y                                          |                            | Y                                      |
| SPARC TSO     |                              |                               |                                | Y                             |                                           |                                            |                            | Y                                      |
| x86           | Y                            | Y                             |                                | Y                             |                                           |                                            |                            | Y                                      |
| (x86 OOStore) | Y                            | Y                             | Y                              | Y                             |                                           |                                            |                            | Y                                      |
| zSeries       |                              |                               |                                | Y                             |                                           |                                            |                            | Y                                      |

### **Comments**

- In the literature, there are a large number of other consistency models
  - processor consistency
  - total store order (TSO)
  - ....
- It is important to remember that these are concerned with reordering of independent memory operations within a processor.
- Easy to come up with shared-memory programs that behave differently for each consistency model.
- Emerging consensus that weak/release consistency is adequate.

## **Summary**

- Two problems: memory consistency and memory coherence
- Memory consistency model
  - what instructions is compiler or hardware allowed to reorder?
  - nothing really to do with memory operations from different processors/threads
  - sequential consistency: perform global memory operations in program order
  - relaxed consistency models: all of them rely on some notion of a fence operation that demarcates regions within which reordering is permissible
- Memory coherence
  - Preserve the illusion that there is a single logical memory location corresponding to each program variable even though there may be lots of physical memory locations where the variable is stored