• Top
    • Documentation
    • Books
    • Boolean-reasoning
    • Projects
    • Debugging
    • Std
    • Community
    • Proof-automation
    • Macro-libraries
    • ACL2
    • Interfacing-tools
    • Hardware-verification
      • Gl
      • Esim
      • Vl2014
        • Warnings
        • Primitives
        • Use-set
        • Syntax
        • Getting-started
        • Utilities
        • Loader
        • Transforms
          • Expression-sizing
          • Occform
          • Oprewrite
          • Expand-functions
          • Delayredux
          • Unparameterization
          • Caseelim
          • Split
          • Selresolve
          • Weirdint-elim
          • Vl-delta
          • Replicate-insts
          • Rangeresolve
          • Propagate
          • Clean-selects
          • Clean-params
          • Blankargs
          • Inline-mods
          • Expr-simp
          • Trunc
          • Always-top
          • Gatesplit
          • Gate-elim
          • Expression-optimization
          • Elim-supplies
          • Wildelim
          • Drop-blankports
          • Clean-warnings
          • Addinstnames
          • Custom-transform-hooks
          • Annotate
            • Make-implicit-wires
            • Resolve-indexing
            • Origexprs
            • Argresolve
            • Portdecl-sign
              • Vl-modulelist-portdecl-sign
              • Vl-portdecl-sign-list
              • Vl-portdecl-sign-1
              • Vl-portdecl-sign-main
              • Vl-portdecl-type-set-signed
              • Vl-module-portdecl-sign
              • Vl-design-portdecl-sign
                • Vl-datatype->signedp
              • Designwires
              • Udp-elim
              • Vl-annotate-design
            • Latchcode
            • Elim-unused-vars
            • Problem-modules
          • Lint
          • Mlib
          • Server
          • Kit
          • Printer
          • Esim-vl
          • Well-formedness
        • Sv
        • Fgl
        • Vwsim
        • Vl
        • X86isa
        • Svl
        • Rtl
      • Software-verification
      • Math
      • Testing-utilities
    • Portdecl-sign

    Vl-design-portdecl-sign

    Signature
    (vl-design-portdecl-sign x) → new-x
    Arguments
    x — Guard (vl-design-p x).
    Returns
    new-x — Type (vl-design-p new-x).

    Definitions and Theorems

    Function: vl-design-portdecl-sign

    (defun vl-design-portdecl-sign (x)
     (declare (xargs :guard (vl-design-p x)))
     (let ((__function__ 'vl-design-portdecl-sign))
      (declare (ignorable __function__))
      (b* (((vl-design x)))
        (change-vl-design x
                          :mods (vl-modulelist-portdecl-sign x.mods)))))

    Theorem: vl-design-p-of-vl-design-portdecl-sign

    (defthm vl-design-p-of-vl-design-portdecl-sign
      (b* ((new-x (vl-design-portdecl-sign x)))
        (vl-design-p new-x))
      :rule-classes :rewrite)

    Theorem: vl-design-portdecl-sign-of-vl-design-fix-x

    (defthm vl-design-portdecl-sign-of-vl-design-fix-x
      (equal (vl-design-portdecl-sign (vl-design-fix x))
             (vl-design-portdecl-sign x)))

    Theorem: vl-design-portdecl-sign-vl-design-equiv-congruence-on-x

    (defthm vl-design-portdecl-sign-vl-design-equiv-congruence-on-x
      (implies (vl-design-equiv x x-equiv)
               (equal (vl-design-portdecl-sign x)
                      (vl-design-portdecl-sign x-equiv)))
      :rule-classes :congruence)